# EE6332 Midsem Jan-May 2025

Date: 12/03/2025

## Q1.

Assume  $x = \{x_1, x_2, \dots, x_N\}$  are free variables such that  $x_i > 0$  for all i. Let  $g_k(x)$  be monomials and  $f_i(x)$  be posynomials. Argue why the following are true or false:

- (i)  $g_k(.)/f_i(.) \ge 1$  is a valid constraint in a Geometric Program.
- (ii)  $(\sum_{j=1}^{n} f_j(.))^n$  is a posynomial where n is a positive integer
- (iii)  $c + f_i(.)$  is a posynomial for  $c \in R$

#### Q2.

Consider a circuit with N inputs and M outputs. Now, we make partitions  $M_1$  and  $M_2$  in the outputs such that  $M_1 + M_2 = M$ . We consider 3 circuits where:

- Circuit C₁ with N inputs and M₁ outputs.
- Circuit C<sub>2</sub> with N inputs and M<sub>2</sub> outputs.
- Circuit C<sub>3</sub> with N inputs and M outputs.

For the above circuits, the  $T_{wall}$  is given by  $T_{1-3}$  respectively and for a given  $T_{spec}$ , the  $A_{min}$  (area minimum) is given as  $A_{1-3}$ . Find the relation between the  $T_{wall}$  of each circuit and the  $A_{min}$  of each circuit. Also determine a  $T_{spec}$ .

### Q3.

Consider a path with the following gates: Inverter, NOR2, NAND2, NAND3, NOR3; in that order, output load capacitance  $C_{\text{LOAD}}$  and maximum input capacitance  $C_{\text{MAX}}$ . Find the  $T_{\text{WALL}}$  for the given circuit. Also consider each permutation of the order of placing the given gates in the path, determine the order which gives us minimum and maximum area for the same  $T_{\text{WALL}}$ . Note that area of the path is given by the sum of the sizes of the gate.

## Q4.

Assume that a single NMOS transistor of width W is discharging a capacitor from VDD to 0.5VDD and takes a time  $\tau$ . Starting from the level-1 SPICE model, show that a two transistor stack of twice the width, under identical conditions, will discharge the capacitor in the same time  $\tau$ . What assumptions does one have to make for this to be true?